TSMC Teases 12-High 3D Stacked Silicon: SoIC Goes Extremeby Dr. Ian Cutress on August 25, 2020 1:00 PM EST
- Posted in
- TSMC Tech Day 2020
I’ve maintained for a couple of years now that the future battleground when it comes to next-generation silicon is going to be in the interconnect – implicitly this relies on a very strong catalogue of advanced packaging techniques in order to apply those interconnects and bring chips together. As we bring those chips closer together, elements such as power, thermals, and design complexity all get thrown into the mix, and it makes it very difficult to produce multi-connected products at high yield, moreso if they are stacked vertically rather than horizontally. This is why what TSMC showed at its Technology Symposium this week all the more crazy.
For some background, one set of technologies that TSMC has in its hand is SoIC: System on Integrated Chip. This is a key future TSMC integration technology that goes beyond past interposer or chip-stacking implementations, in that it allows stacking of silicon dies without the use of any µ-bumps at all, instead aligning and bonding the metal layers of the silicon directly to each other.
A single slide at the Technology Symposium shows it all off. TMSC is currently probing 12-Hi configurations of SoIC. Each of the dies within the 12-Hi stack has a series of through silicon vias (TSVs) in order for each layer to communicate with the rest of the layers, and the idea is that each layer could be a different element of logic, of IO, of SRAM, or could be passive to act as a thermal insulation layer between other active layers.
This design, as shown in the slide, has a maximum 600 micron thickness according to TSMC, which means that each layer is in the sub-50 micron level. Note that the bump pitch on a standard traditional die-stacking solution can be of the order of 50 microns. In the case of SoIC, the hybrid-bonding pitch is on the scale of 9µm for N7/N6 chips and 6µm for N5 chips. It shows that TSMC has some impressive linear manufacturing and wafer thinning technologies at hand in order to get this level of consistency and aligning of dies. The company has even demonstrated the capability to reduce this down to 0.9µm, a scale at which it would allow it to extend the back-end-of-line interconnect of a silicon chip.
The test chip shown in the slide is likely to be, if it is to showcase some initial runs, only 12 layers of passive silicon with basic TSV management. Obviously building something like this, thermals are going to come into play, but the main aspect here from TSMC’s point of view is that they can build it. It’s now up to the customers to book their place in line for the technology.
Carousel Image from Taiwan Semiconductor Manufacturing Co., Ltd.
- TSMC Details 3nm Process Technology: Full Node Scaling for 2H22 Volume Production
- TSMC To Build 5nm Fab In Arizona, Set To Come Online In 2024
- TSMC & Broadcom Develop 1,700 mm2 CoWoS Interposer: 2X Larger Than Reticles
- TSMC Boosts CapEx by $1 Billion, Expects N5 Node to Be Major Success
- Early TSMC 5nm Test Chip Yields 80%, HVM Coming in H1 2020
- TSMC: 5nm on Track for Q2 2020 HVM, Will Ramp Faster Than 7nm
- TSMC: N7+ EUV Process Technology in High Volume, 6nm (N6) Coming Soon
Post Your CommentPlease log in or sign up to comment.
View All Comments
linuxgeex - Wednesday, August 26, 2020 - linkAlignment is easy... they can let physics do it for them by patterning it in a way which produces static attraction which pulls them into fine alignment. Similar to how people can solder SMT and BGA chips in place without even being able to see the pads. Heat it up, you know it's in place when you see it jump, when nudging a corner causes it to move but spring immediately back. Static used to me a problem in micro-circuit assembly. Every problem presents an opportunity. :-)
rumaisa - Wednesday, August 26, 2020 - linkThree-dimensional 3D mix utilizing through-silicon vias TSVs and low-volume without lead weld interconnects permits the arrangement of high sign transmission capacity, fine pitch, and short-separation interconnections in stacked kicks the bucket. There are a few methodologies for 3D chip stacking including https://www.gulfwriter.com/ chip to chip, chip to wafer, and wafer to wafer. Chip-to-chip coordination and chip-to-wafer reconciliation offer the capacity to stack known great bites the dust, which can prompt more significant returns without incorporated repetition.
name99 - Wednesday, August 26, 2020 - link???
Is GPT3 now being used to write fake comments with embedded ads?
brucethemoose - Wednesday, August 26, 2020 - linkNot yet. They just copy text from the article or other comments.
Comment spam is bottom barrel, any high class spammer using a NN will focus their efforts elsewhere.
NiorLipstickinBd - Thursday, August 27, 2020 - linknice article.I also want to write a bong on it on my blogging page https://blog.carnesia.com/
thanks for this idea